Conference paper

A Delta-Sigma DAC with Feedforward Jitter-Shaper Reducing Jitter Noise

S. Masuda, S. Saikatsu, M. Yoshino, A. Yasuda (Hosei Univ., Japan)

This paper present a novel delta–sigma digital-to-analog converter with a jitter shaper which have feedforward passes to reduce the noise caused by clock jitter. Intermodulation between the quantization noise and clock jitter produces wide spectrum noise, which degrades the signal-to-noise ratio (SNR) of the delta-sigma DAC. The accuracy of the delta-sigma DAC is determined by the jitter; it is improved by reducing the effects of jitter. The delta-sigma DAC requires jitter compensation for SNR degradation caused by clock jitter. The jitter shaper can reduce noise in the signal band by shaping the noise caused by the clock jitter. It is designed for a 0.18 µm complementary metal-oxide semiconductor (CMOS) and comprises switched capacitor and sample-and-hold circuits. We implement and measure the DAC with a jitter shaper circuit. The complete system is implemented on a single chip that is fabricated with a 0.18 µm CMOS technology for a 1.8 V operation with a die size of 0.32 mm².

Download one page abstract

Receipt of papers:

March 15th, 2024

Notification of acceptance:

April 30th, 2024

Registration opening:

May 1st, 2024

Final paper versions:

May 15th, 2024