Conference paper

A New Adaptive PLL to Reduce the Lock Time in 0.18µm Technology

M. Ghasemzadeh (Urmia Univ., Iran), S. Mahdavi (Urmia Graduate Inst., Iran), A. Zokaei, K. Hadidi (Urmia Univ., Iran)

A 900MHz frequency synthesizer is presented in this article. The purpose of the proposed architecture is to minimize lock time in Phase-Locked Loops (PLLs). The basic idea behind this topology is using a larger loop bandwidth and gain during the frequency switching transition and shifting gradually the loop bandwidth to the normal value after the PLL is locked. The structure has been simulated by HSPICE software in a TSMC 0.18um technology at the supply voltage of 1.8V.

Download one page abstract

Receipt of papers:

March 15th, 2024

Notification of acceptance:

April 30th, 2024

Registration opening:

May 1st, 2024

Final paper versions:

May 15th, 2024